## **EELE 367 - Logic Design (Activity Flow & Grading Breakdown)**

| Module                             | Section / Topic / Activity                                                                                                                                                               | HW<br>Points      | Lab<br>Points | Quiz<br>Points |     | Project<br>Points |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|----------------|-----|-------------------|
| Course Orientation & Syllabus      | Course Logistics                                                                                                                                                                         |                   |               |                |     |                   |
| Review of Classical Digital Design | EELE 261 Review Problem Set                                                                                                                                                              | 17                |               |                |     |                   |
| Module 8 - VHDL (part 2)           | 8.1 - The Process<br>8.2 - Conditional Programming Constructs                                                                                                                            | 6<br>15           |               |                |     |                   |
|                                    | <ul><li>8.3 - Signal Attributes</li><li>8.4 - Test Benches</li><li>Lab 8(a) - 7 Segment Decoders using if/then</li></ul>                                                                 | 6<br>15           | 25            |                |     |                   |
|                                    | 8.5 - Packages Lab 8(b) - Binary Characters using case Module 8 Quiz                                                                                                                     | 15                | 25            | 20             |     |                   |
| Module 9 - Behavioral Modeling     | 9.1 - Modeling Seq. Storage Devices in VHDL<br>Lab 9(a) - Ripple Counter & Character Displays                                                                                            | 6                 | 25            |                |     |                   |
|                                    | 9.2 - Modeling FSMs in VHDL 9.3 - FSM Design Examples in VHDL Lab 9(b) - Walking 1 FSM on Char Display                                                                                   | 6<br>15           | 25            |                |     |                   |
|                                    | 9.4 - Modeling Counters  Lab 9(c) - Counters using 1 Process                                                                                                                             | 15                | 25            |                |     |                   |
|                                    | 9.5 - RTL Modeling<br>Lab 9(d) - BCD Counter<br>Module 9 Quiz                                                                                                                            | 6                 | 25            | 20             |     |                   |
| Exam #1                            | Exam #1 - Modules 8 & 9, Online                                                                                                                                                          |                   |               |                | 125 |                   |
| Module 10 - Memory                 | 10.1 - Memory Architecture & Terminology 10.2 - Non-Volatile Memory Technology 10.3 - Volatile Memory Technology 10.4 - Modeling Memory in VHDL Lab 10 - Accessing Memory Module 10 Quiz | 6<br>6<br>6<br>15 | 50            | 10             |     |                   |
| Module 11 - Programmable Logic     | 11.1 - Programmable Arrays<br>11.2 - Field Programmable Gate Arrays<br>Module 11 Quiz                                                                                                    | 6<br>6            |               | 10             |     |                   |
| Module 12 - Arithmetic Circuitry   | 12.1 - Addition 12.2 - Subtraction 12.3 - Multiplication 12.4 - Division Lab 12(a) - HEX Adder                                                                                           | 15<br>6<br>6<br>6 | 25            |                |     |                   |
|                                    | Lab 12(b) - BCD Adder<br>Module 12 Quiz                                                                                                                                                  |                   | 25            | 20             |     |                   |

| Exam #2                      | Exam #2 - Modules 10, 11, 12, Online                                                                                                                                 |  |    | 125 |     |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----|-----|-----|
| Module 13 - Computer Systems | <ul><li>13.1 - Computer Hardware</li><li>13.2 - Computer Software</li><li>13.3 - 8-Bit Computer Implementation</li><li>13.4 - Architectural Considerations</li></ul> |  |    |     |     |
|                              | Module 13 Quiz                                                                                                                                                       |  | 20 |     |     |
| Final Project                | 8-Bit MicroComputer                                                                                                                                                  |  |    |     | 200 |

**Total Points:** 200 250 100 250 200